

The book was found

# Logical Effort: Designing Fast CMOS Circuits (The Morgan Kaufmann Series In Computer Architecture And Design)



## Synopsis

Designers of high-speed integrated circuits face a bewildering array of choices and too often spend frustrating days tweaking gates to meet speed targets. Logical Effort: Designing Fast CMOS Circuits makes high speed design easier and more methodical, providing a simple and broadly applicable method for estimating the delay resulting from factors such as topology, capacitance, and gate sizes. The brainchild of circuit and computer graphics pioneers Ivan Sutherland and Bob Sproull, "logical effort" will change the way you approach design challenges. This book begins by equipping you with a sound understanding of the method's essential procedures and concepts-so you can start using it immediately. Later chapters explore the theory and finer points of the method and detail its specialized applications. \* Explains the method and how to apply it in two practically focused chapters. \* Improves circuit design intuition by teaching simple ways to discern the consequences of topology and gate size decisions. \* Offers easy ways to choose the fastest circuit from among an array of potential circuit designs. \* Reduces the time spent on tweaking and simulations-so you can rapidly settle on a good design. \* Offers in-depth coverage of specialized areas of application for logical effort: skewed or unbalanced gates, other circuit families (including pseudo-NMOS and domino), wide structures such as decoders, and irregularly forking circuits. \* Presents a complete derivation of the method-so you see how and why it works.

## Book Information

Series: The Morgan Kaufmann Series in Computer Architecture and Design

Paperback: 256 pages

Publisher: Morgan Kaufmann; 1 edition (February 16, 1999)

Language: English

ISBN-10: 1558605576

ISBN-13: 978-1558605572

Product Dimensions: 7.5 x 0.5 x 9.2 inches

Shipping Weight: 1.2 pounds (View shipping rates and policies)

Average Customer Review: 4.8 out of 5 starsÂ  See all reviewsÂ (8 customer reviews)

Best Sellers Rank: #684,896 in Books (See Top 100 in Books) #28 inÂ Books > Engineering & Transportation > Engineering > Electrical & Electronics > Circuits > VLSI & ULSI #126 inÂ Books > Computers & Technology > Programming > Software Design, Testing & Engineering > Logic #126 inÂ Books > Engineering & Transportation > Engineering > Electrical & Electronics > Electronics > Semiconductors

## Customer Reviews

This book is a long overdue explanation of the "Logical Effort" approach to MOS circuit design invented by two of the authors, Sutherland and Sproull, in the late 80's. The technique presented is complete and powerful, and this book should be required reading for all persons involved in high-performance or low-power MOS digital design. Nevertheless, I would not recommend it for beginners without some of what the authors call "instruction from veteran designers." The main shortcoming of the book is a lack of organization--important points are sometimes made in seemingly unrelated sections, and the sections themselves do not always appear to follow the most logical arrangement---and it could stand a more thorough editing job to clean up some of the presentation. Sometimes, I felt that information that was presented in charts would have been much more powerful in graph form. A few of the graphs in the book are misleading (arbitrary scales and unmarked breaks in scales), and some of the mathematical terminology is imprecise. The fact that the authors picked, somewhat arbitrarily, a new definition of the technology delay parameter tau (instead of sticking to the definition established by Mead & Conway in their 1980 book) is annoying. Aspiring asynchronous designers should be cautioned that the two designs for an n-input Muller C-element contrasted in Section 11.2 are logically different. A section contrasting the uses of the logical effort method in synchronous and asynchronous designs would also be welcome. All in all, however, the book is very readable, and it is easy to follow. It would be effective as a textbook, and it is a most welcome addition to my library because it treats a difficult and important topic better and in more detail than any other published work.

This book clarifies the method of sizing the CMOS logic gates and evaluating the different topologies of CMOS gates. Rather than solving the MOS I-V characteristic curves, it provides very intuitive, and straightforward method of estimating the propagation delay. You will find yourself a lot logically thinking about sizing CMOS gates than before when you just try to tweak the numbers and repeat simulations.

This is without a doubt a must-have for CMOS logic and circuit designers. No doubt this will be on my desk for the foreseeable future. The first two chapters present a basic introduction to the approach that is sufficient to gain a working knowledge. The remaining chapters delve into details such as applying the method to domino circuits, passgate logic, cells with unequal rise/fall times, and a complete derivation of the method. The authors are well known experts in the field of high speed circuit design, and David Harris' presentation of the material is far from bland and boring.

This is one of the few technical books I had a hard time putting down. Highly recommended!

This book was really easy to read and explained the concepts well in some areas. Part of this is because my professor followed this book closely and synced it with his lectures. There were some areas that were very difficult to fully grasp without his lectures. One thing the book failed to do was fully describe asymmetric sizing. They only described two input gates but never went into three input gates which is a little more tricky. There are other topics where more information would have been helpful.

Theory on the sizing of CMOS gates, written in a fun and readable manner by David Harris (from Harvey Mudd, prev at Stanford/MIT). I found it useful when I was getting started with designing circuits for custom microprocessors, because it helps to know the limits of speedup that transistor sizing can give, and Logical-Effort is a very useful framework to understand the tradeoffs.

I am currently doing a Masters degree in VLSI, and although this is not on the required book list, after trying endless parametric simulations of critical path device sizes, and trying to find the minimum delay, I found Logical efforts to be a much more elegant approach to doing that. Although some other books discuss it in minimal detail, there is no mention of if the same can be extended to other logic families other than Static CMOS. I went through a few pages of the book, and decide it to be a must buy. I also thought it was pretty cheap for 60\$. Unfortunately, the book is pretty small - it's not like a 500 page book which I was expecting it to be. I am yet to read through the whole book (which I plan to - very soon), and shall update this review once I am done with that. But I am expecting it to be worth the every cent I paid for it.

A welcome addition to the field of VLSI with practical and not ridiculous constraints to establish fast and efficient logic designs. The book could use some introduction topics in VLSI to make the book more broad and probably more appealing as a textbook.

One of the best texts out there concerning a good way to judge a design in terms of its delay. Previous texts in VLSI have failed to really adequately describe how to address a design for optimum delay. This book makes up for this lack of content. A must read for anyone concerned with VLSI circuit design! Plus, it's lots of fun to play with.

[Download to continue reading...](#)

Logical Effort: Designing Fast CMOS Circuits (The Morgan Kaufmann Series in Computer Architecture and Design) Computer Organization and Design, Fifth Edition: The Hardware/Software Interface (The Morgan Kaufmann Series in Computer Architecture and Design) Computer Organization and Design: The Hardware/Software Interface (The Morgan Kaufmann Series in Computer Architecture and Design) CMOS VLSI Design: A Circuits and Systems Perspective (4th Edition) The Art and Science of Digital Compositing, Second Edition: Techniques for Visual Effects, Animation and Motion Graphics (The Morgan Kaufmann Series in Computer Graphics) Mobile 3D Graphics: with OpenGL ES and M3G (The Morgan Kaufmann Series in Computer Graphics) Foundations of Multidimensional and Metric Data Structures (The Morgan Kaufmann Series in Computer Graphics) Advanced Graphics Programming Using OpenGL (The Morgan Kaufmann Series in Computer Graphics) Computer Networks, Fifth Edition: A Systems Approach (The Morgan Kaufmann Series in Networking) Data Governance: How to Design, Deploy and Sustain an Effective Data Governance Program (The Morgan Kaufmann Series on Business Intelligence) Relational Database Design Clearly Explained, Second Edition (The Morgan Kaufmann Series in Data Management Systems) Game Feel: A Game Designer's Guide to Virtual Sensation (Morgan Kaufmann Game Design Books) MICO: An Open Source CORBA Implementation (The Morgan Kaufmann Series in Software Engineering and Programming) Introduction to Data Compression, Second Edition (The Morgan Kaufmann Series in Multimedia Information and Systems) Knowledge Representation and Reasoning (The Morgan Kaufmann Series in Artificial Intelligence) Probabilistic Reasoning in Intelligent Systems: Networks of Plausible Inference (Morgan Kaufmann Series in Representation and Reasoning) Pocket Guide to TCP/IP Socket Programming in C (Morgan Kaufmann Series in Networking) Applying Knowledge Management: Techniques for Building Corporate Memories (The Morgan Kaufmann Series in Artificial Intelligence) High-Performance Communication Networks, Second Edition (The Morgan Kaufmann Series in Networking) The PowerScore LSAT Logical Reasoning Bible: A Comprehensive System for Attacking the Logical Reasoning Section of the LSAT

[Dmca](#)